Skip site navigation (1)Skip section navigation (2)
Date:      Mon, 5 Jan 2015 01:44:24 +0000 (UTC)
From:      Adrian Chadd <adrian@FreeBSD.org>
To:        src-committers@freebsd.org, svn-src-all@freebsd.org, svn-src-head@freebsd.org
Subject:   svn commit: r276682 - head/sys/mips/atheros
Message-ID:  <201501050144.t051iOXp090235@svn.freebsd.org>

next in thread | raw e-mail | index | archive | help
Author: adrian
Date: Mon Jan  5 01:44:23 2015
New Revision: 276682
URL: https://svnweb.freebsd.org/changeset/base/276682

Log:
  Add QCA955x series register definitions.
  
  There's likely a bunch of register offsets that I have to add the
  register window base to before I use them.
  
  Done at:	Hackathon
  Obtained from:	Linux OpenWRT

Added:
  head/sys/mips/atheros/qca955xreg.h   (contents, props changed)

Added: head/sys/mips/atheros/qca955xreg.h
==============================================================================
--- /dev/null	00:00:00 1970	(empty, because file is newly added)
+++ head/sys/mips/atheros/qca955xreg.h	Mon Jan  5 01:44:23 2015	(r276682)
@@ -0,0 +1,183 @@
+/*-
+ * Copyright (c) 2013 Adrian Chadd <adrian@FreeBSD.org>
+ * All rights reserved.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions
+ * are met:
+ * 1. Redistributions of source code must retain the above copyright
+ *    notice, this list of conditions and the following disclaimer.
+ * 2. Redistributions in binary form must reproduce the above copyright
+ *    notice, this list of conditions and the following disclaimer in the
+ *    documentation and/or other materials provided with the distribution.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
+ * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
+ * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
+ * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
+ * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
+ * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
+ * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
+ * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
+ * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
+ * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
+ * SUCH DAMAGE.
+ *
+ * $FreeBSD$
+ */
+#ifndef	__QCA955XREG_H__
+#define	__QCA955XREG_H__
+
+#define	BIT(x)          (1 << (x))
+
+/* Revision ID information */
+#define	REV_ID_MAJOR_QCA9556		0x0130
+#define	REV_ID_MAJOR_QCA9558		0x1130
+#define	QCA955X_REV_ID_REVISION_MASK	0xf
+
+#define	QCA955X_PCI_MEM_BASE0		0x10000000
+#define	QCA955X_PCI_MEM_BASE1		0x12000000
+#define	QCA955X_PCI_MEM_SIZE		0x02000000
+#define	QCA955X_PCI_CFG_BASE0		0x14000000
+#define	QCA955X_PCI_CFG_BASE1		0x16000000
+#define	QCA955X_PCI_CFG_SIZE		0x1000
+#define	QCA955X_PCI_CRP_BASE0		(AR71XX_APB_BASE + 0x000c0000)
+#define	QCA955X_PCI_CRP_BASE1		(AR71XX_APB_BASE + 0x00250000)
+#define	QCA955X_PCI_CRP_SIZE		0x1000
+#define	QCA955X_PCI_CTRL_BASE0		(AR71XX_APB_BASE + 0x000f0000)
+#define	QCA955X_PCI_CTRL_BASE1		(AR71XX_APB_BASE + 0x00280000)
+#define	QCA955X_PCI_CTRL_SIZE		0x100
+
+#define	QCA955X_WMAC_BASE		(AR71XX_APB_BASE + 0x00100000)
+#define	QCA955X_WMAC_SIZE		0x20000
+#define	QCA955X_EHCI0_BASE		0x1b000000
+#define	QCA955X_EHCI1_BASE		0x1b400000
+#define	QCA955X_EHCI_SIZE		0x1000
+
+/* PLL block */
+
+#define	QCA955X_PLL_CPU_CONFIG_REG		(AR71XX_PLL_CPU_BASE + 0x00)
+#define	QCA955X_PLL_DDR_CONFIG_REG		(AR71XX_PLL_CPU_BASE + 0x04)
+#define	QCA955X_PLL_CLK_CTRL_REG		(AR71XX_PLL_CPU_BASE + 0x08)
+
+#define	QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT	0
+#define	QCA955X_PLL_CPU_CONFIG_NFRAC_MASK	0x3f
+#define	QCA955X_PLL_CPU_CONFIG_NINT_SHIFT	6
+#define	QCA955X_PLL_CPU_CONFIG_NINT_MASK	0x3f
+#define	QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT	12
+#define	QCA955X_PLL_CPU_CONFIG_REFDIV_MASK	0x1f
+#define	QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT	19
+#define	QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK	0x3
+
+#define	QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT	0
+#define	QCA955X_PLL_DDR_CONFIG_NFRAC_MASK	0x3ff
+#define	QCA955X_PLL_DDR_CONFIG_NINT_SHIFT	10
+#define	QCA955X_PLL_DDR_CONFIG_NINT_MASK	0x3f
+#define	QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT	16
+#define	QCA955X_PLL_DDR_CONFIG_REFDIV_MASK	0x1f
+#define	QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT	23
+#define	QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK	0x7
+
+#define	QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS		BIT(2)
+#define	QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS		BIT(3)
+#define	QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS		BIT(4)
+#define	QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT		5
+#define	QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK		0x1f
+#define	QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT		10
+#define	QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK		0x1f
+#define	QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT		15
+#define	QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK		0x1f
+#define	QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL		BIT(20)
+#define	QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL		BIT(21)
+#define	QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL		BIT(24)
+
+#define	QCA955X_PLL_ETH_XMII_CONTROL_REG		(AR71XX_PLL_CPU_BASE + 0x28)
+#define	QCA955X_PLL_ETH_SGMII_CONTROL_REG		(AR71XX_PLL_CPU_BASE + 0x48)
+
+/* Reset block */
+#define	QCA955X_RESET_REG_RESET_MODULE		(AR71XX_RST_BLOCK_BASE + 0x1c)
+#define	QCA955X_RESET_REG_BOOTSTRAP		(AR71XX_RST_BLOCK_BASE + 0xb0)
+#define	QCA955X_RESET_REG_EXT_INT_STATUS	(AR71XX_RST_BLOCK_BASE + 0xac)
+
+#define	QCA955X_BOOTSTRAP_REF_CLK_40		BIT(4)
+
+#define	QCA955X_EXT_INT_WMAC_MISC		BIT(0)
+#define	QCA955X_EXT_INT_WMAC_TX			BIT(1)
+#define	QCA955X_EXT_INT_WMAC_RXLP		BIT(2)
+#define	QCA955X_EXT_INT_WMAC_RXHP		BIT(3)
+#define	QCA955X_EXT_INT_PCIE_RC1		BIT(4)
+#define	QCA955X_EXT_INT_PCIE_RC1_INT0		BIT(5)
+#define	QCA955X_EXT_INT_PCIE_RC1_INT1		BIT(6)
+#define	QCA955X_EXT_INT_PCIE_RC1_INT2		BIT(7)
+#define	QCA955X_EXT_INT_PCIE_RC1_INT3		BIT(8)
+#define	QCA955X_EXT_INT_PCIE_RC2		BIT(12)
+#define	QCA955X_EXT_INT_PCIE_RC2_INT0		BIT(13)
+#define	QCA955X_EXT_INT_PCIE_RC2_INT1		BIT(14)
+#define	QCA955X_EXT_INT_PCIE_RC2_INT2		BIT(15)
+#define	QCA955X_EXT_INT_PCIE_RC2_INT3		BIT(16)
+#define	QCA955X_EXT_INT_USB1			BIT(24)
+#define	QCA955X_EXT_INT_USB2			BIT(28)
+
+#define	QCA955X_EXT_INT_WMAC_ALL \
+        (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \
+         QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP)
+
+#define	QCA955X_EXT_INT_PCIE_RC1_ALL \
+        (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \
+         QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \
+         QCA955X_EXT_INT_PCIE_RC1_INT3)
+
+#define	QCA955X_EXT_INT_PCIE_RC2_ALL \
+        (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \
+         QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
+         QCA955X_EXT_INT_PCIE_RC2_INT3)
+
+#define	QCA955X_RESET_HOST		BIT(31)
+#define	QCA955X_RESET_SLIC		BIT(30)
+#define	QCA955X_RESET_HDMA		BIT(29)
+#define	QCA955X_RESET_EXTERNAL		BIT(28)
+#define	QCA955X_RESET_RTC		BIT(27)
+#define	QCA955X_RESET_PCIE_EP_INT	BIT(26)
+#define	QCA955X_RESET_CHKSUM_ACC	BIT(25)
+#define	QCA955X_RESET_FULL_CHIP		BIT(24)
+#define	QCA955X_RESET_GE1_MDIO		BIT(23)
+#define	QCA955X_RESET_GE0_MDIO		BIT(22)
+#define	QCA955X_RESET_CPU_NMI		BIT(21)
+#define	QCA955X_RESET_CPU_COLD		BIT(20)
+#define	QCA955X_RESET_HOST_RESET_INT	BIT(19)
+#define	QCA955X_RESET_PCIE_EP		BIT(18)
+#define	QCA955X_RESET_UART1		BIT(17)
+#define	QCA955X_RESET_DDR		BIT(16)
+#define	QCA955X_RESET_USB_PHY_PLL_PWD_EXT	BIT(15)
+#define	QCA955X_RESET_NANDF		BIT(14)
+#define	QCA955X_RESET_GE1_MAC		BIT(13)
+#define	QCA955X_RESET_SGMII_ANALOG	BIT(12)
+#define	QCA955X_RESET_USB_PHY_ANALOG	BIT(11)
+#define	QCA955X_RESET_HOST_DMA_INT	BIT(10)
+#define	QCA955X_RESET_GE0_MAC		BIT(9)
+#define	QCA955X_RESET_SGMII		BIT(8)
+#define	QCA955X_RESET_PCIE_PHY		BIT(7)
+#define	QCA955X_RESET_PCIE		BIT(6)
+#define	QCA955X_RESET_USB_HOST		BIT(5)
+#define	QCA955X_RESET_USB_PHY		BIT(4)
+#define	QCA955X_RESET_USBSUS_OVERRIDE	BIT(3)
+#define	QCA955X_RESET_LUT		BIT(2)
+#define	QCA955X_RESET_MBOX		BIT(1)
+#define	QCA955X_RESET_I2S		BIT(0)
+
+/* GPIO block */
+#define	QCA955X_GPIO_COUNT		24
+
+#define	QCA955X_GMAC_BASE	(AR71XX_APB_BASE + 0x00070000)
+#define	QCA955X_GMAC_SIZE	0x40
+#define	QCA955X_NFC_BASE	0x1b800200
+#define	QCA955X_NFC_SIZE	0xb8
+
+
+/* GMAC Interface */
+#define	QCA955X_GMAC_REG_ETH_CFG	0x00	/* XXX register base? */
+
+#define	QCA955X_ETH_CFG_RGMII_EN	BIT(0)
+#define	QCA955X_ETH_CFG_GE0_SGMII	BIT(6)
+
+#endif	/* __QCA955XREG_H__ */



Want to link to this message? Use this URL: <https://mail-archive.FreeBSD.org/cgi/mid.cgi?201501050144.t051iOXp090235>