Skip site navigation (1)Skip section navigation (2)
Date:      Tue, 2 Jul 2019 05:25:19 +0000 (UTC)
From:      Alexander Motin <mav@FreeBSD.org>
To:        src-committers@freebsd.org, svn-src-all@freebsd.org, svn-src-head@freebsd.org
Subject:   svn commit: r349594 - in head/sys: amd64/conf conf dev/ntb dev/ntb/ntb_hw i386/conf modules/ntb modules/ntb/ntb_hw_amd
Message-ID:  <201907020525.x625PJ4B061226@repo.freebsd.org>

next in thread | raw e-mail | index | archive | help
Author: mav
Date: Tue Jul  2 05:25:18 2019
New Revision: 349594
URL: https://svnweb.freebsd.org/changeset/base/349594

Log:
  Add driver for NTB in AMD SoC.
  
  This patch is the driver for NTB hardware in AMD SoCs (ported from Linux)
  and enables the NTB infrastructure like Doorbells, Scratchpads and Memory
  window in AMD SoC. This driver has been validated using ntb_transport and
  if_ntb driver already available in FreeBSD.
  
  Submitted by:	Rajesh Kumar <rajesh1.kumar@amd.com>
  MFC after:	1 month
  Relnotes:	yes
  Differential Revision:	https://reviews.freebsd.org/D18774

Added:
  head/sys/dev/ntb/ntb_hw/ntb_hw_amd.c   (contents, props changed)
  head/sys/dev/ntb/ntb_hw/ntb_hw_amd.h   (contents, props changed)
  head/sys/modules/ntb/ntb_hw_amd/
  head/sys/modules/ntb/ntb_hw_amd/Makefile   (contents, props changed)
Modified:
  head/sys/amd64/conf/NOTES
  head/sys/conf/files.amd64
  head/sys/conf/files.i386
  head/sys/dev/ntb/ntb.c
  head/sys/dev/ntb/ntb.h
  head/sys/dev/ntb/ntb_if.m
  head/sys/dev/ntb/ntb_transport.c
  head/sys/i386/conf/NOTES
  head/sys/modules/ntb/Makefile

Modified: head/sys/amd64/conf/NOTES
==============================================================================
--- head/sys/amd64/conf/NOTES	Tue Jul  2 02:52:05 2019	(r349593)
+++ head/sys/amd64/conf/NOTES	Tue Jul  2 05:25:18 2019	(r349594)
@@ -383,6 +383,7 @@ device		wpifw
 device		if_ntb		# Virtual NTB network interface
 device		ntb_transport	# NTB packet transport driver
 device		ntb		# NTB hardware interface
+device		ntb_hw_amd	# AMD NTB hardware driver
 device		ntb_hw_intel	# Intel NTB hardware driver
 device		ntb_hw_plx	# PLX NTB hardware driver
 

Modified: head/sys/conf/files.amd64
==============================================================================
--- head/sys/conf/files.amd64	Tue Jul  2 02:52:05 2019	(r349593)
+++ head/sys/conf/files.amd64	Tue Jul  2 05:25:18 2019	(r349594)
@@ -352,8 +352,9 @@ dev/nctgpio/nctgpio.c		optional	nctgpio
 dev/nfe/if_nfe.c		optional	nfe pci
 dev/ntb/if_ntb/if_ntb.c		optional	if_ntb
 dev/ntb/ntb_transport.c		optional	ntb_transport | if_ntb
-dev/ntb/ntb.c			optional	ntb | ntb_transport | if_ntb | ntb_hw_intel | ntb_hw_plx | ntb_hw
-dev/ntb/ntb_if.m		optional	ntb | ntb_transport | if_ntb | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb.c			optional	ntb | ntb_transport | if_ntb | ntb_hw_amd | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb_if.m		optional	ntb | ntb_transport | if_ntb | ntb_hw_amd | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb_hw/ntb_hw_amd.c	optional	ntb_hw_amd | ntb_hw
 dev/ntb/ntb_hw/ntb_hw_intel.c	optional	ntb_hw_intel | ntb_hw
 dev/ntb/ntb_hw/ntb_hw_plx.c	optional	ntb_hw_plx | ntb_hw
 dev/nvd/nvd.c			optional	nvd nvme

Modified: head/sys/conf/files.i386
==============================================================================
--- head/sys/conf/files.i386	Tue Jul  2 02:52:05 2019	(r349593)
+++ head/sys/conf/files.i386	Tue Jul  2 05:25:18 2019	(r349594)
@@ -284,8 +284,9 @@ dev/nctgpio/nctgpio.c		optional nctgpio
 dev/nfe/if_nfe.c		optional nfe pci
 dev/ntb/if_ntb/if_ntb.c		optional if_ntb
 dev/ntb/ntb_transport.c		optional ntb_transport | if_ntb
-dev/ntb/ntb.c			optional ntb | ntb_transport | if_ntb | ntb_hw_intel | ntb_hw_plx | ntb_hw
-dev/ntb/ntb_if.m		optional ntb | ntb_transport | if_ntb | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb.c			optional ntb | ntb_transport | if_ntb | ntb_hw_amd | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb_if.m		optional ntb | ntb_transport | if_ntb | ntb_hw_amd | ntb_hw_intel | ntb_hw_plx | ntb_hw
+dev/ntb/ntb_hw/ntb_hw_amd.c	optional ntb_hw_amd | ntb_hw
 dev/ntb/ntb_hw/ntb_hw_intel.c	optional ntb_hw_intel | ntb_hw
 dev/ntb/ntb_hw/ntb_hw_plx.c	optional ntb_hw_plx | ntb_hw
 dev/nvd/nvd.c			optional nvd nvme

Modified: head/sys/dev/ntb/ntb.c
==============================================================================
--- head/sys/dev/ntb/ntb.c	Tue Jul  2 02:52:05 2019	(r349593)
+++ head/sys/dev/ntb/ntb.c	Tue Jul  2 05:25:18 2019	(r349594)
@@ -243,6 +243,30 @@ ntb_db_event(device_t dev, uint32_t vec)
 	}
 }
 
+int
+ntb_port_number(device_t ntb)
+{
+	return (NTB_PORT_NUMBER(device_get_parent(ntb)));
+}
+
+int
+ntb_peer_port_count(device_t ntb)
+{
+	return (NTB_PEER_PORT_COUNT(device_get_parent(ntb)));
+}
+
+int
+ntb_peer_port_number(device_t ntb, int pidx)
+{
+	return (NTB_PEER_PORT_NUMBER(device_get_parent(ntb), pidx));
+}
+
+int
+ntb_peer_port_idx(device_t ntb, int port)
+{
+	return (NTB_PEER_PORT_IDX(device_get_parent(ntb), port));
+}
+
 bool
 ntb_link_is_up(device_t ntb, enum ntb_speed *speed, enum ntb_width *width)
 {

Modified: head/sys/dev/ntb/ntb.h
==============================================================================
--- head/sys/dev/ntb/ntb.h	Tue Jul  2 02:52:05 2019	(r349593)
+++ head/sys/dev/ntb/ntb.h	Tue Jul  2 05:25:18 2019	(r349594)
@@ -64,6 +64,51 @@ void ntb_link_event(device_t ntb);
  */
 void ntb_db_event(device_t ntb, uint32_t vec);
 
+/**
+ * ntb_port_number() - get the local port number
+ * @ntb:        NTB device context.
+ *
+ * Hardware driver returns local port number in compliance with topology.
+ *
+ * Return: the local port number
+ */
+int ntb_port_number(device_t ntb);
+
+/**
+ * ntb_port_count() - get the number of peer device ports
+ * @ntb:        NTB device context.
+ *
+ * By default hardware driver supports just one peer device.
+ *
+ * Return: the number of peer ports
+ */
+int ntb_peer_port_count(device_t ntb);
+
+/**
+ * ntb_peer_port_number() - get the peer port by given index
+ * @ntb:        NTB device context.
+ * @idx:        Peer port index (should be zero for now).
+ *
+ * By default hardware driver supports just one peer device, so this method
+ * shall return the corresponding value.
+ *
+ * Return: the peer device port or an error number
+ */
+int ntb_peer_port_number(device_t ntb, int pidx);
+
+/*
+ * ntb_peer_port_idx() - get the peer device port index by given port
+ *                       number
+ * @ntb:        NTB device context.
+ * @port:       Peer port number
+ *
+ * By default hardware driver supports just one peer device, so given a
+ * valid peer port number, the return value shall be zero.
+ *
+ * Return: the peer port index or an error number
+ */
+int ntb_peer_port_idx(device_t ntb, int port);
+
 /*
  * ntb_link_is_up() - get the current ntb link state
  * @ntb:        NTB device context

Added: head/sys/dev/ntb/ntb_hw/ntb_hw_amd.c
==============================================================================
--- /dev/null	00:00:00 1970	(empty, because file is newly added)
+++ head/sys/dev/ntb/ntb_hw/ntb_hw_amd.c	Tue Jul  2 05:25:18 2019	(r349594)
@@ -0,0 +1,1247 @@
+/*-
+ * This file is provided under a dual BSD/GPLv2 license.  When using or
+ * redistributing this file, you may do so under either license.
+ *
+ * GPL LICENSE SUMMARY
+ *
+ * Copyright (C) 2019 Advanced Micro Devices, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of version 2 of the GNU General Public License as
+ * published by the Free Software Foundation.
+ *
+ * BSD LICENSE
+ *
+ * Copyright (c) 2019 Advanced Micro Devices, Inc.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions
+ * are met:
+ * 1. Redistributions of source code must retain the above copyright
+ *    notice, this list of conditions and the following disclaimer.
+ * 2. Redistributions in binary form must reproduce the above copyright
+ *    notice, this list of conditions and the following disclaimer in the
+ *    documentation and/or other materials provided with the distribution.
+ * 3. Neither the name of AMD corporation nor the names of its
+ *    contributors may be used to endorse or promote products derived
+ *    from this software without specific prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
+ * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
+ * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
+ * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
+ * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
+ * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
+ * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
+ * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
+ * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
+ * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
+ * SUCH DAMAGE.
+ *
+ * Contact Information :
+ * Rajesh Kumar <rajesh1.kumar@amd.com>
+ */
+
+/*
+ * The Non-Transparent Bridge (NTB) is a device that allows you to connect
+ * two or more systems using a PCI-e links, providing remote memory access.
+ *
+ * This module contains a driver for NTB hardware in AMD CPUs
+ *
+ * Much of the code in this module is shared with Linux. Any patches may
+ * be picked up and redistributed in Linux with a dual GPL/BSD license.
+ */
+
+#include <sys/cdefs.h>
+__FBSDID("$FreeBSD$");
+
+#include <sys/param.h>
+#include <sys/kernel.h>
+#include <sys/systm.h>
+#include <sys/bus.h>
+#include <sys/malloc.h>
+#include <sys/module.h>
+#include <sys/mutex.h>
+#include <sys/rman.h>
+#include <sys/sbuf.h>
+#include <sys/sysctl.h>
+
+#include <vm/vm.h>
+#include <vm/pmap.h>
+
+#include <machine/bus.h>
+
+#include <dev/pci/pcireg.h>
+#include <dev/pci/pcivar.h>
+
+#include "ntb_hw_amd.h"
+#include "dev/ntb/ntb.h"
+
+MALLOC_DEFINE(M_AMD_NTB, "amd_ntb_hw", "amd_ntb_hw driver memory allocations");
+
+struct pci_device_table amd_ntb_devs[] = {
+	{ PCI_DEV(NTB_HW_AMD_VENDOR_ID, NTB_HW_AMD_DEVICE_ID),
+	  PCI_DESCR("AMD Non-Transparent Bridge") }
+};
+
+static unsigned g_amd_ntb_hw_debug_level;
+SYSCTL_UINT(_hw_ntb, OID_AUTO, debug_level, CTLFLAG_RWTUN,
+    &g_amd_ntb_hw_debug_level, 0, "amd_ntb_hw log level -- higher is verbose");
+
+#define amd_ntb_printf(lvl, ...) do {				\
+        if (lvl <= g_amd_ntb_hw_debug_level)			\
+                device_printf(ntb->device, __VA_ARGS__);	\
+} while (0)
+
+/*
+ * AMD NTB INTERFACE ROUTINES
+ */
+static int
+amd_ntb_port_number(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: conn_type %d\n", __func__, ntb->conn_type);
+
+	switch (ntb->conn_type) {
+	case NTB_CONN_PRI:
+		return (NTB_PORT_PRI_USD);
+	case NTB_CONN_SEC:
+		return (NTB_PORT_SEC_DSD);
+	default:
+		break;
+	}
+
+	return (-EINVAL);
+}
+
+static int
+amd_ntb_peer_port_count(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: peer cnt %d\n", __func__, NTB_DEF_PEER_CNT);
+	return (NTB_DEF_PEER_CNT);
+}
+
+static int
+amd_ntb_peer_port_number(device_t dev, int pidx)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: pidx %d conn type %d\n",
+	    __func__, pidx, ntb->conn_type);
+
+	if (pidx != NTB_DEF_PEER_IDX)
+		return (-EINVAL);
+
+	switch (ntb->conn_type) {
+	case NTB_CONN_PRI:
+		return (NTB_PORT_SEC_DSD);
+	case NTB_CONN_SEC:
+		return (NTB_PORT_PRI_USD);
+	default:
+		break;
+	}
+
+	return (-EINVAL);
+}
+
+static int
+amd_ntb_peer_port_idx(device_t dev, int port)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	int peer_port;
+
+	peer_port = amd_ntb_peer_port_number(dev, NTB_DEF_PEER_IDX);
+
+	amd_ntb_printf(1, "%s: port %d peer_port %d\n",
+	    __func__, port, peer_port);
+
+	if (peer_port == -EINVAL || port != peer_port)
+		return (-EINVAL);
+
+	return (0);
+}
+
+/*
+ * AMD NTB INTERFACE - LINK ROUTINES
+ */
+static inline int
+amd_link_is_up(struct amd_ntb_softc *ntb)
+{
+
+	amd_ntb_printf(2, "%s: peer_sta 0x%x cntl_sta 0x%x\n",
+	    __func__, ntb->peer_sta, ntb->cntl_sta);
+
+	if (!ntb->peer_sta)
+		return (NTB_LNK_STA_ACTIVE(ntb->cntl_sta));
+
+	return (0);
+}
+
+static inline enum ntb_speed
+amd_ntb_link_sta_speed(struct amd_ntb_softc *ntb)
+{
+
+	if (!amd_link_is_up(ntb))
+		return (NTB_SPEED_NONE);
+
+	return (NTB_LNK_STA_SPEED(ntb->lnk_sta));
+}
+
+static inline enum ntb_width
+amd_ntb_link_sta_width(struct amd_ntb_softc *ntb)
+{
+
+	if (!amd_link_is_up(ntb))
+		return (NTB_WIDTH_NONE);
+
+	return (NTB_LNK_STA_WIDTH(ntb->lnk_sta));
+}
+
+static bool
+amd_ntb_link_is_up(device_t dev, enum ntb_speed *speed, enum ntb_width *width)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	if (speed != NULL)
+		*speed = amd_ntb_link_sta_speed(ntb);
+	if (width != NULL)
+		*width = amd_ntb_link_sta_width(ntb);
+
+	return (amd_link_is_up(ntb));
+}
+
+static int
+amd_ntb_link_enable(device_t dev, enum ntb_speed max_speed,
+    enum ntb_width max_width)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t ntb_ctl;
+
+	amd_ntb_printf(1, "%s: int_mask 0x%x conn_type %d\n",
+	    __func__, ntb->int_mask, ntb->conn_type);
+
+	amd_init_side_info(ntb);
+
+	/* Enable event interrupt */
+	ntb->int_mask &= ~AMD_EVENT_INTMASK;
+	amd_ntb_reg_write(4, AMD_INTMASK_OFFSET, ntb->int_mask);
+
+	if (ntb->conn_type == NTB_CONN_SEC)
+		return (EINVAL);
+
+	amd_ntb_printf(0, "%s: Enabling Link.\n", __func__);
+
+	ntb_ctl = amd_ntb_reg_read(4, AMD_CNTL_OFFSET);
+	ntb_ctl |= (PMM_REG_CTL | SMM_REG_CTL);
+	amd_ntb_printf(1, "%s: ntb_ctl 0x%x\n", __func__, ntb_ctl);
+	amd_ntb_reg_write(4, AMD_CNTL_OFFSET, ntb_ctl);
+
+	return (0);
+}
+
+static int
+amd_ntb_link_disable(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t ntb_ctl;
+
+	amd_ntb_printf(1, "%s: int_mask 0x%x conn_type %d\n",
+	    __func__, ntb->int_mask, ntb->conn_type);
+
+	amd_deinit_side_info(ntb);
+
+	/* Disable event interrupt */
+	ntb->int_mask |= AMD_EVENT_INTMASK;
+	amd_ntb_reg_write(4, AMD_INTMASK_OFFSET, ntb->int_mask);
+
+	if (ntb->conn_type == NTB_CONN_SEC)
+		return (EINVAL);
+
+	amd_ntb_printf(0, "%s: Disabling Link.\n", __func__);
+
+	ntb_ctl = amd_ntb_reg_read(4, AMD_CNTL_OFFSET);
+	ntb_ctl &= ~(PMM_REG_CTL | SMM_REG_CTL);
+	amd_ntb_printf(1, "%s: ntb_ctl 0x%x\n", __func__, ntb_ctl);
+	amd_ntb_reg_write(4, AMD_CNTL_OFFSET, ntb_ctl);
+
+	return (0);
+}
+
+/*
+ * AMD NTB memory window routines
+ */
+static uint8_t
+amd_ntb_mw_count(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	return (ntb->mw_count);
+}
+
+static int
+amd_ntb_mw_get_range(device_t dev, unsigned mw_idx, vm_paddr_t *base,
+    caddr_t *vbase, size_t *size, size_t *align, size_t *align_size,
+    bus_addr_t *plimit)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	struct amd_ntb_pci_bar_info *bar_info;
+
+	if (mw_idx < 0 || mw_idx >= ntb->mw_count)
+		return (EINVAL);
+
+	bar_info = &ntb->bar_info[mw_idx+1];
+
+	if (base != NULL)
+		*base = bar_info->pbase;
+
+	if (vbase != NULL)
+		*vbase = bar_info->vbase;
+
+	if (align != NULL)
+		*align = bar_info->size;
+
+	if (size != NULL)
+		*size = bar_info->size;
+
+	if (align_size != NULL)
+		*align_size = 1;
+
+	if (plimit != NULL) {
+		if (mw_idx != 0)
+			*plimit = BUS_SPACE_MAXADDR;
+		else
+			*plimit = BUS_SPACE_MAXADDR_32BIT;
+	}
+
+	amd_ntb_printf(1, "%s: mw %d padd %p vadd %p psize 0x%lx "
+	    "align 0x%lx asize 0x%lx alimit %p\n", __func__, mw_idx,
+	    (void *)*base, (void *)*vbase, (uint64_t)*size, (uint64_t)*align,
+	    (uint64_t)*align_size, (void *)*plimit);
+
+	return (0);
+}
+
+static int
+amd_ntb_mw_set_trans(device_t dev, unsigned mw_idx, bus_addr_t addr, size_t size)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	struct amd_ntb_pci_bar_info *bar_info;
+
+	if (mw_idx < 0 || mw_idx >= ntb->mw_count)
+		return (EINVAL);
+
+	bar_info = &ntb->bar_info[mw_idx+1];
+
+	/* make sure the range fits in the usable mw size */
+	if (size > bar_info->size) {
+		amd_ntb_printf(0, "%s: size 0x%x greater than mw_size 0x%x\n",
+		    __func__, (uint32_t)size, (uint32_t)bar_info->size);
+		return (EINVAL);
+	}
+
+	amd_ntb_printf(1, "%s: mw %d mw_size 0x%x size 0x%x base %p\n",
+	    __func__, mw_idx, (uint32_t)bar_info->size,
+	    (uint32_t)size, (void *)bar_info->pci_bus_handle);
+
+	/*
+	 * AMD NTB XLAT and Limit registers needs to be written only after
+	 * link enable
+	 *
+	 * set and verify setting the translation address
+	 */
+	amd_ntb_peer_reg_write(8, bar_info->xlat_off, (uint64_t)addr);
+	amd_ntb_printf(0, "%s: mw %d xlat_off 0x%x cur_val 0x%lx addr %p\n",
+	    __func__, mw_idx, bar_info->xlat_off,
+	    amd_ntb_peer_reg_read(8, bar_info->xlat_off), (void *)addr);
+
+	/* set and verify setting the limit */
+	if (mw_idx != 0) {
+		amd_ntb_reg_write(8, bar_info->limit_off, (uint64_t)size);
+		amd_ntb_printf(1, "%s: limit_off 0x%x cur_val 0x%lx limit 0x%x\n",
+		    __func__, bar_info->limit_off,
+		    amd_ntb_peer_reg_read(8, bar_info->limit_off), (uint32_t)size);
+	} else {
+		amd_ntb_reg_write(4, bar_info->limit_off, (uint64_t)size);
+		amd_ntb_printf(1, "%s: limit_off 0x%x cur_val 0x%x limit 0x%x\n",
+		    __func__, bar_info->limit_off,
+		    amd_ntb_peer_reg_read(4, bar_info->limit_off), (uint32_t)size);
+	}
+
+	return (0);
+}
+
+static int
+amd_ntb_mw_clear_trans(device_t dev, unsigned mw_idx)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: mw_idx %d\n", __func__, mw_idx);
+
+	if (mw_idx < 0 || mw_idx >= ntb->mw_count)
+		return (EINVAL);
+
+	return (amd_ntb_mw_set_trans(dev, mw_idx, 0, 0));
+}
+
+static int
+amd_ntb_mw_set_wc(device_t dev, unsigned int mw_idx, vm_memattr_t mode)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	struct amd_ntb_pci_bar_info *bar_info;
+	int rc;
+
+	if (mw_idx < 0 || mw_idx >= ntb->mw_count)
+		return (EINVAL);
+
+	bar_info = &ntb->bar_info[mw_idx+1];
+	if (mode == bar_info->map_mode)
+		return (0);
+
+	rc = pmap_change_attr((vm_offset_t)bar_info->vbase, bar_info->size, mode);
+	if (rc == 0)
+		bar_info->map_mode = mode;
+
+	return (rc);
+}
+
+static int
+amd_ntb_mw_get_wc(device_t dev, unsigned mw_idx, vm_memattr_t *mode)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	struct amd_ntb_pci_bar_info *bar_info;
+
+	amd_ntb_printf(1, "%s: mw_idx %d\n", __func__, mw_idx);
+
+	if (mw_idx < 0 || mw_idx >= ntb->mw_count)
+		return (EINVAL);
+
+	bar_info = &ntb->bar_info[mw_idx+1];
+	*mode = bar_info->map_mode;
+
+	return (0);
+}
+
+/*
+ * AMD NTB doorbell routines
+ */
+static int
+amd_ntb_db_vector_count(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: db_count 0x%x\n", __func__, ntb->db_count);
+
+	return (ntb->db_count);
+}
+
+static uint64_t
+amd_ntb_db_valid_mask(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: db_valid_mask 0x%x\n",
+	    __func__, ntb->db_valid_mask);
+
+	return (ntb->db_valid_mask);
+}
+
+static uint64_t
+amd_ntb_db_vector_mask(device_t dev, uint32_t vector)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: vector %d db_count 0x%x db_valid_mask 0x%x\n",
+	    __func__, vector, ntb->db_count, ntb->db_valid_mask);
+
+	if (vector < 0 || vector >= ntb->db_count)
+		return (0);
+
+	return (ntb->db_valid_mask & (1 << vector));
+}
+
+static uint64_t
+amd_ntb_db_read(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint64_t dbstat_off;
+
+	dbstat_off = (uint64_t)amd_ntb_reg_read(2, AMD_DBSTAT_OFFSET);
+
+	amd_ntb_printf(1, "%s: dbstat_off 0x%lx\n", __func__, dbstat_off);
+
+	return (dbstat_off);
+}
+
+static void
+amd_ntb_db_clear(device_t dev, uint64_t db_bits)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: db_bits 0x%lx\n", __func__, db_bits);
+	amd_ntb_reg_write(2, AMD_DBSTAT_OFFSET, (uint16_t)db_bits);
+}
+
+static void
+amd_ntb_db_set_mask(device_t dev, uint64_t db_bits)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	DB_MASK_LOCK(ntb);
+	amd_ntb_printf(1, "%s: db_mask 0x%x db_bits 0x%lx\n",
+	    __func__, ntb->db_mask, db_bits);
+
+	ntb->db_mask |= db_bits;
+	amd_ntb_reg_write(2, AMD_DBMASK_OFFSET, ntb->db_mask);
+	DB_MASK_UNLOCK(ntb);
+}
+
+static void
+amd_ntb_db_clear_mask(device_t dev, uint64_t db_bits)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	DB_MASK_LOCK(ntb);
+	amd_ntb_printf(1, "%s: db_mask 0x%x db_bits 0x%lx\n",
+	    __func__, ntb->db_mask, db_bits);
+
+	ntb->db_mask &= ~db_bits;
+	amd_ntb_reg_write(2, AMD_DBMASK_OFFSET, ntb->db_mask);
+	DB_MASK_UNLOCK(ntb);
+}
+
+static void
+amd_ntb_peer_db_set(device_t dev, uint64_t db_bits)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: db_bits 0x%lx\n", __func__, db_bits);
+	amd_ntb_reg_write(2, AMD_DBREQ_OFFSET, (uint16_t)db_bits);
+}
+
+/*
+ * AMD NTB scratchpad routines
+ */
+static uint8_t
+amd_ntb_spad_count(device_t dev)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+
+	amd_ntb_printf(1, "%s: spad_count 0x%x\n", __func__, ntb->spad_count);
+
+	return (ntb->spad_count);
+}
+
+static int
+amd_ntb_spad_read(device_t dev, unsigned int idx, uint32_t *val)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t offset;
+
+	amd_ntb_printf(2, "%s: idx %d\n", __func__, idx);
+
+	if (idx < 0 || idx >= ntb->spad_count)
+		return (EINVAL);
+
+	offset = ntb->self_spad + (idx << 2);
+	*val = amd_ntb_reg_read(4, AMD_SPAD_OFFSET + offset);
+	amd_ntb_printf(2, "%s: offset 0x%x val 0x%x\n", __func__, offset, *val);
+
+	return (0);
+}
+
+static int
+amd_ntb_spad_write(device_t dev, unsigned int idx, uint32_t val)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t offset;
+
+	amd_ntb_printf(2, "%s: idx %d\n", __func__, idx);
+
+	if (idx < 0 || idx >= ntb->spad_count)
+		return (EINVAL);
+
+	offset = ntb->self_spad + (idx << 2);
+	amd_ntb_reg_write(4, AMD_SPAD_OFFSET + offset, val);
+	amd_ntb_printf(2, "%s: offset 0x%x val 0x%x\n", __func__, offset, val);
+
+	return (0);
+}
+
+static void
+amd_ntb_spad_clear(struct amd_ntb_softc *ntb)
+{
+	uint8_t i;
+
+	for (i = 0; i < ntb->spad_count; i++)
+		amd_ntb_spad_write(ntb->device, i, 0);
+}
+
+static int
+amd_ntb_peer_spad_read(device_t dev, unsigned int idx, uint32_t *val)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t offset;
+
+	amd_ntb_printf(2, "%s: idx %d\n", __func__, idx);
+
+	if (idx < 0 || idx >= ntb->spad_count)
+		return (EINVAL);
+
+	offset = ntb->peer_spad + (idx << 2);
+	*val = amd_ntb_reg_read(4, AMD_SPAD_OFFSET + offset);
+	amd_ntb_printf(2, "%s: offset 0x%x val 0x%x\n", __func__, offset, *val);
+
+	return (0);
+}
+
+static int
+amd_ntb_peer_spad_write(device_t dev, unsigned int idx, uint32_t val)
+{
+	struct amd_ntb_softc *ntb = device_get_softc(dev);
+	uint32_t offset;
+
+	amd_ntb_printf(2, "%s: idx %d\n", __func__, idx);
+
+	if (idx < 0 || idx >= ntb->spad_count)
+		return (EINVAL);
+
+	offset = ntb->peer_spad + (idx << 2);
+	amd_ntb_reg_write(4, AMD_SPAD_OFFSET + offset, val);
+	amd_ntb_printf(2, "%s: offset 0x%x val 0x%x\n", __func__, offset, val);
+
+	return (0);
+}
+
+
+/*
+ * AMD NTB INIT
+ */
+static int
+amd_ntb_hw_info_handler(SYSCTL_HANDLER_ARGS)
+{
+	struct amd_ntb_softc* ntb = arg1;
+	struct sbuf *sb;
+	int rc = 0;
+
+	sb = sbuf_new_for_sysctl(NULL, NULL, 4096, req);
+	if (sb == NULL)
+		return (sb->s_error);
+
+	sbuf_printf(sb, "NTB AMD Hardware info:\n\n");
+	sbuf_printf(sb, "AMD NTB side: %s\n",
+	    (ntb->conn_type == NTB_CONN_PRI)? "PRIMARY" : "SECONDARY");
+	sbuf_printf(sb, "AMD LNK STA: 0x%#06x\n", ntb->lnk_sta);
+
+	if (!amd_link_is_up(ntb))
+		sbuf_printf(sb, "AMD Link Status: Down\n");
+	else {
+		sbuf_printf(sb, "AMD Link Status: Up\n");
+		sbuf_printf(sb, "AMD Link Speed: PCI-E Gen %u\n",
+		    NTB_LNK_STA_SPEED(ntb->lnk_sta));
+		sbuf_printf(sb, "AMD Link Width: PCI-E Width %u\n",
+		    NTB_LNK_STA_WIDTH(ntb->lnk_sta));
+	}
+
+	sbuf_printf(sb, "AMD Memory window count: %d\n",
+	    ntb->mw_count);
+	sbuf_printf(sb, "AMD Spad count: %d\n",
+	    ntb->spad_count);
+	sbuf_printf(sb, "AMD Doorbell count: %d\n",
+	    ntb->db_count);
+	sbuf_printf(sb, "AMD MSI-X vec count: %d\n\n",
+	    ntb->msix_vec_count);
+	sbuf_printf(sb, "AMD Doorbell valid mask: 0x%x\n",
+	    ntb->db_valid_mask);
+	sbuf_printf(sb, "AMD Doorbell Mask: 0x%x\n",
+	    amd_ntb_reg_read(4, AMD_DBMASK_OFFSET));
+	sbuf_printf(sb, "AMD Doorbell: 0x%x\n",
+	    amd_ntb_reg_read(4, AMD_DBSTAT_OFFSET));
+	sbuf_printf(sb, "AMD NTB Incoming XLAT: \n");
+	sbuf_printf(sb, "AMD XLAT1: 0x%lx\n",
+	    amd_ntb_peer_reg_read(8, AMD_BAR1XLAT_OFFSET));
+	sbuf_printf(sb, "AMD XLAT23: 0x%lx\n",
+	    amd_ntb_peer_reg_read(8, AMD_BAR23XLAT_OFFSET));
+	sbuf_printf(sb, "AMD XLAT45: 0x%lx\n",
+	    amd_ntb_peer_reg_read(8, AMD_BAR45XLAT_OFFSET));
+	sbuf_printf(sb, "AMD LMT1: 0x%x\n",
+	    amd_ntb_reg_read(4, AMD_BAR1LMT_OFFSET));
+	sbuf_printf(sb, "AMD LMT23: 0x%lx\n",
+	    amd_ntb_reg_read(8, AMD_BAR23LMT_OFFSET));
+	sbuf_printf(sb, "AMD LMT45: 0x%lx\n",
+	    amd_ntb_reg_read(8, AMD_BAR45LMT_OFFSET));
+
+	rc = sbuf_finish(sb);
+	sbuf_delete(sb);
+	return (rc);
+}
+
+static void
+amd_ntb_sysctl_init(struct amd_ntb_softc *ntb)
+{
+	struct sysctl_oid_list *globals;
+	struct sysctl_ctx_list *ctx;
+
+	ctx = device_get_sysctl_ctx(ntb->device);
+	globals = SYSCTL_CHILDREN(device_get_sysctl_tree(ntb->device));
+
+	SYSCTL_ADD_PROC(ctx, globals, OID_AUTO, "info",
+	    CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, ntb, 0,
+	    amd_ntb_hw_info_handler, "A", "AMD NTB HW Information");
+}
+
+/*
+ * Polls the HW link status register(s); returns true if something has changed.
+ */
+static bool
+amd_ntb_poll_link(struct amd_ntb_softc *ntb)
+{
+	uint32_t fullreg, reg, stat;
+
+	fullreg = amd_ntb_peer_reg_read(4, AMD_SIDEINFO_OFFSET);
+	reg = fullreg & NTB_LIN_STA_ACTIVE_BIT;
+
+	if (reg == ntb->cntl_sta)
+		return (false);
+
+	amd_ntb_printf(0, "%s: SIDEINFO reg_val = 0x%x cntl_sta 0x%x\n",
+	    __func__, fullreg, ntb->cntl_sta);
+
+	ntb->cntl_sta = reg;
+
+	stat = pci_read_config(ntb->device, AMD_LINK_STATUS_OFFSET, 4);
+
+	amd_ntb_printf(0, "%s: LINK_STATUS stat = 0x%x lnk_sta 0x%x.\n",
+	    __func__, stat, ntb->lnk_sta);
+
+	ntb->lnk_sta = stat;
+
+	return (true);
+}
+
+static void
+amd_link_hb(void *arg)
+{
+	struct amd_ntb_softc *ntb = arg;
+
+	if (amd_ntb_poll_link(ntb))
+		ntb_link_event(ntb->device);
+
+	if (!amd_link_is_up(ntb)) {
+		callout_reset(&ntb->hb_timer, AMD_LINK_HB_TIMEOUT,
+		    amd_link_hb, ntb);
+	} else {
+		callout_reset(&ntb->hb_timer, (AMD_LINK_HB_TIMEOUT * 10),
+		    amd_link_hb, ntb);
+	}
+}
+
+static void
+amd_ntb_interrupt(struct amd_ntb_softc *ntb, uint16_t vec)
+{
+	if (vec < AMD_DB_CNT)
+		ntb_db_event(ntb->device, vec);
+	else
+		amd_ntb_printf(0, "Invalid vector %d\n", vec);
+}
+
+static void
+amd_ntb_vec_isr(void *arg)
+{
+	struct amd_ntb_vec *nvec = arg;
+
+	amd_ntb_interrupt(nvec->ntb, nvec->num);
+}
+
+static void
+amd_ntb_irq_isr(void *arg)
+{
+	/* If we couldn't set up MSI-X, we only have the one vector. */
+	amd_ntb_interrupt(arg, 0);
+}
+
+static void
+amd_init_side_info(struct amd_ntb_softc *ntb)
+{
+	unsigned int reg;
+
+	reg = amd_ntb_reg_read(4, AMD_SIDEINFO_OFFSET);
+	if (!(reg & AMD_SIDE_READY)) {
+		reg |= AMD_SIDE_READY;
+		amd_ntb_reg_write(4, AMD_SIDEINFO_OFFSET, reg);
+	}
+	reg = amd_ntb_reg_read(4, AMD_SIDEINFO_OFFSET);
+}
+
+static void
+amd_deinit_side_info(struct amd_ntb_softc *ntb)
+{
+	unsigned int reg;
+
+	reg = amd_ntb_reg_read(4, AMD_SIDEINFO_OFFSET);
+	if (reg & AMD_SIDE_READY) {
+		reg &= ~AMD_SIDE_READY;
+		amd_ntb_reg_write(4, AMD_SIDEINFO_OFFSET, reg);
+		amd_ntb_reg_read(4, AMD_SIDEINFO_OFFSET);
+	}
+}
+
+static int
+amd_ntb_setup_isr(struct amd_ntb_softc *ntb, uint16_t num_vectors, bool msi,
+    bool intx)
+{
+	uint16_t i;
+	int flags = 0, rc = 0;
+
+	flags |= RF_ACTIVE;
+	if (intx)
+		flags |= RF_SHAREABLE;
+
+	for (i = 0; i < num_vectors; i++) {
+
+		/* RID should be 0 for intx */
+		if (intx)
+			ntb->int_info[i].rid = i;
+		else
+			ntb->int_info[i].rid = i + 1;
+
+		ntb->int_info[i].res = bus_alloc_resource_any(ntb->device,
+		    SYS_RES_IRQ, &ntb->int_info[i].rid, flags);
+		if (ntb->int_info[i].res == NULL) {
+			amd_ntb_printf(0, "bus_alloc_resource IRQ failed\n");
+			return (ENOMEM);
+		}
+
+		ntb->int_info[i].tag = NULL;
+		ntb->allocated_interrupts++;
+
+		if (msi || intx) {
+			rc = bus_setup_intr(ntb->device, ntb->int_info[i].res,
+			    INTR_MPSAFE | INTR_TYPE_MISC, NULL, amd_ntb_irq_isr,
+			    ntb, &ntb->int_info[i].tag);
+		} else {
+			rc = bus_setup_intr(ntb->device, ntb->int_info[i].res,
+			    INTR_MPSAFE | INTR_TYPE_MISC, NULL, amd_ntb_vec_isr,
+			    &ntb->msix_vec[i], &ntb->int_info[i].tag);
+		}
+
+		if (rc != 0) {
+			amd_ntb_printf(0, "bus_setup_intr %d failed\n", i);
+			return (ENXIO);
+		}
+	}
+
+	return (0);
+}
+
+static int
+amd_ntb_create_msix_vec(struct amd_ntb_softc *ntb, uint32_t max_vectors)
+{
+	uint8_t i;
+	
+	ntb->msix_vec = malloc(max_vectors * sizeof(*ntb->msix_vec), M_AMD_NTB,
+	    M_ZERO | M_WAITOK);
+
+	for (i = 0; i < max_vectors; i++) {
+		ntb->msix_vec[i].num = i;
+		ntb->msix_vec[i].ntb = ntb;
+	}
+
+	return (0);
+}
+
+static void
+amd_ntb_free_msix_vec(struct amd_ntb_softc *ntb)
+{
+	if (ntb->msix_vec_count) {
+		pci_release_msi(ntb->device);
+		ntb->msix_vec_count = 0;
+	}
+
+	if (ntb->msix_vec != NULL) {
+		free(ntb->msix_vec, M_AMD_NTB);
+		ntb->msix_vec = NULL;
+	}
+}
+
+static int
+amd_ntb_init_isr(struct amd_ntb_softc *ntb)
+{
+	uint32_t supported_vectors, num_vectors;

*** DIFF OUTPUT TRUNCATED AT 1000 LINES ***



Want to link to this message? Use this URL: <https://mail-archive.FreeBSD.org/cgi/mid.cgi?201907020525.x625PJ4B061226>